## EC-252: COMPUTER ARCHITECTURE AND MICROPROCESSORS

Vaskar Raychoudhury
Indian Institute of Technology Roorkee

#### Instruction Execution with 4 Registers

- Memory Address Register (MAR)
  - Connected to address bus
  - Specifies address for read or write op
- Memory Buffer Register (MBR)
  - Connected to data bus
  - Holds data to write or last data read
- Program Counter (PC)
  - Holds address of next instruction to be fetched
- Instruction Register (IR)
  - Holds last instruction fetched

## **Example of Program Execution**



## Instruction Cycle

- □ Two steps:
  - Fetch
  - Execute



## Fetch Cycle

- Program Counter (PC) holds address of next instruction to fetch
- Processor fetches instruction from memory location pointed to by PC
- Increment PC
  - Unless told otherwise
- Instruction loaded into Instruction Register (IR)
- Processor interprets instruction and performs required actions

## Fetch Sequence

- Address of next instruction is in PC
- Address (MAR) is placed on address bus
- Control unit issues READ command
- Result (data from memory) appears on data bus
- □ Data from data bus copied into MBR
- PC incremented by 1 (in parallel with data fetch from memory)
- Data (instruction) moved from MBR to IR
- MBR is now free for further data fetches

## Execute Cycle

- Processor-memory
  - Data transfer between CPU and main memory
- □ Processor I/O
  - Data transfer between CPU and I/O module
- Data processing
  - Some arithmetic or logical operation on data
- Control
  - Alteration of sequence of operations
  - e.g. jump
- Combination of above

## Instruction Cycle with Indirect



## Instruction Cycle State Diagram



#### Data Flow (Instruction Fetch)

- Depends on CPU design
- In general:
- □ Fetch
  - PC contains address of next instruction
  - Address moved to MAR
  - Address placed on address bus
  - Control unit requests memory read
  - Result placed on data bus, copied to MBR, then to IR
  - Meanwhile PC incremented by 1

## Data Flow (Fetch Diagram)



MBR = Memory buffer register

MAR = Memory address register

IR = Instruction register

PC = Program counter

## Data Flow (Data Fetch)

- □ IR is examined
- □ If indirect addressing, indirect cycle is performed
  - Right most N bits of MBR transferred to MAR
  - Control unit requests memory read
  - Result (address of operand) moved to MBR

## Data Flow (Indirect Diagram)



## Data Flow (Execute)

- May take many forms
- Depends on instruction being executed
- May include
  - Memory read/write
  - Input/Output
  - Register transfers
  - ALU operations

#### Data Flow (Interrupt)

- Simple
- Predictable
- Current PC saved to allow resumption after interrupt
- Contents of PC copied to MBR
- Special memory location (e.g. stack pointer) loaded to MAR
- MBR written to memory
- PC loaded with address of interrupt handling routine
- Next instruction (first of interrupt handler) can be fetched

## Data Flow (Interrupt Diagram)



#### Prefetch

- □ Fetch accessing main memory
- Execution usually does not access main memory
- Can fetch next instruction during execution of current instruction
- Called instruction prefetch

#### Two Stage Instruction Pipeline



(a) Simplified view



(b) Expanded view

## Improved Performance

- □ But not doubled:
  - Fetch usually shorter than execution
    - Prefetch more than one instruction?
  - Any jump or branch means that prefetched instructions are not the required instructions
- Add more stages to improve performance

#### Pipelining is Natural!

- Laundry Example
- Ann, Brian, Cathy, Dave each have one load of clothes to wash, dry, and fold
- Washer takes 30 minutes
- Dryer takes 40 minutes
- "Folder" takes 20 minutes









#### Sequential Laundry



- Sequential laundry takes 6 hours for 4 loads
- If they learned pipelining, how long would laundry take?

#### Pipelined Laundry: Start work ASAP



□ Pipelined laundry takes 3.5 hours for 4 loads

## Pipelining

- □ Fetch instruction
- Decode instruction
- Calculate operands (i.e. EAs)
- Fetch operands
- Execute instructions
- Write result

Overlap these operations

# Timing Diagram for Instruction Pipeline Operation

|               | Time |    |    |    |    |    |    |    |    |    |    |    |    |    |
|---------------|------|----|----|----|----|----|----|----|----|----|----|----|----|----|
|               | 1    | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 |
| Instruction 1 | FI   | DI | СО | FO | EI | wo |    |    |    |    |    |    |    |    |
| Instruction 2 |      | FI | DI | СО | FO | EI | wo |    |    |    |    |    |    |    |
| Instruction 3 |      |    | FI | DI | СО | FO | EI | wo |    |    |    |    |    |    |
| Instruction 4 |      |    |    | FI | DI | СО | FO | EI | wo |    |    |    |    |    |
| Instruction 5 |      |    |    |    | FI | DI | СО | FO | EI | WO |    |    |    |    |
| Instruction 6 |      |    |    |    |    | FI | DI | со | FO | EI | wo |    |    |    |
| Instruction 7 |      |    |    |    |    |    | FI | DI | СО | FO | EI | wo |    |    |
| Instruction 8 |      |    |    |    |    |    |    | FI | DI | СО | FO | El | WO |    |
| Instruction 9 |      |    |    |    |    |    |    |    | FI | DI | СО | FO | EI | wo |

# The Effect of a Conditional Branch on Instruction Pipeline Operation

|                | Time |    |    |    |    | Branch Penalty |    |    |    |    |    |    |    |    |
|----------------|------|----|----|----|----|----------------|----|----|----|----|----|----|----|----|
|                | 1    | 2  | 3  | 4  | 5  | 6              | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 |
| Instruction 1  | FI   | DI | со | FO | EI | wo             |    |    |    |    |    |    |    |    |
| Instruction 2  |      | FI | DI | СО | FO | EI             | wo |    |    |    |    |    |    |    |
| Instruction 3  |      |    | FI | DI | со | FO             | EI | wo |    |    |    |    |    |    |
| Instruction 4  |      |    |    | FI | DI | со             | FO |    |    |    |    |    |    |    |
| Instruction 5  |      |    |    |    | FI | DI             | со |    |    |    |    |    |    |    |
| Instruction 6  |      |    |    |    |    | FI             | DI |    |    |    |    |    |    |    |
| Instruction 7  |      |    |    |    |    |                | FI |    |    |    |    |    |    |    |
| Instruction 15 |      |    |    |    |    |                |    | FI | DI | СО | FO | EI | WO |    |
| Instruction 16 |      |    |    |    |    |                |    |    | FI | DI | СО | FO | EI | WO |

## Six Stage Instruction Pipeline



## Alternative Pipeline Depiction



| (a) No branche | S |
|----------------|---|
|----------------|---|

|    | FI  | DI  | со  | FO  | EI  | wo  |
|----|-----|-----|-----|-----|-----|-----|
| 1  | I1  |     |     |     |     |     |
| 2  | 12  | l1  |     |     |     |     |
| 3  | 13  | 12  | I1  |     |     |     |
| 4  | 14  | 13  | 12  | l1  |     |     |
| 5  | 15  | 14  | 13  | 12  | l1  |     |
| 6  | 16  | 15  | 14  | 13  | 12  | I1  |
| 7  | 17  | 16  | 15  | 14  | 13  | 12  |
| 8  | l15 |     |     |     |     | 13  |
| 9  | I16 | 115 |     |     |     |     |
| 10 |     | 116 | l15 |     |     |     |
| 11 |     |     | 116 | l15 |     |     |
| 12 |     |     |     | I16 | l15 |     |
| 13 |     |     |     |     | l16 | l15 |
| 14 |     |     |     |     |     | I16 |

(b) With conditional branch

#### Pipelining Lessons



- Pipelining doesn't help latency of single task, it helps throughput of entire workload
- Pipeline rate limited by slowest pipeline stage
- Multiple tasks operating simultaneously using different resources
- Potential speedup = Number pipe stages
- Unbalanced lengths of pipe stages reduces speedup
- Time to "fill" pipeline and time to "drain" it reduces speedup
- Stall for Dependences